# Parallel Programming Using CUDA

BH First Tear Project

RMAN Sethi Roll No: commociocó Debaiyoti de Roll No: commocioca

> Supervisor: Er. Tipal Er. Ray Assistant Professor



# Department of Information Technology

Jadavpur University

### Kolkata

# **ACKNOWLEDGEMENT**

We take this opportunity to express our sincere thanks to our guide **Prof. Utpal Kr. Ray** for his support, encouragement and advice. His constant guidance was invaluable in the realization of this report.

Aman Sothi and Dobajyoti De Jadavpur University May 19, 2016

# **ABSTRACT**

This report documents our final year project, which is about parallel programming using CUDA, the NVIDIA GPU architecture with support for general purpose computing. The purpose of this report is to uncover the qualities of CUDA as a parallel computing platform, determining the performance of an algorithm when it is implemented using parallel programming approach.

We examine this by implementing an algorithm to find a minimum in an array of elements using parallel programming approach. We measure the time the algorithm takes to complete its task for different size of an array and made a time-vs.-size graph.

We also implement parallel version of a standard matrix inversion algorithm and study the performance of the parallel algorithm when it is executed in the GPU and also when it is executed in the GPU using CUDA.

# **TABLE OF CONTENTS**

| 1. | Introduction                                                                           | 4                    |
|----|----------------------------------------------------------------------------------------|----------------------|
| 2. | Parailei Programming                                                                   | 5                    |
| 5. | GPU Programming using CUDA  • What is CUDA?  • How CUDA works?  • GPU Hemory Hierarchy | 10<br>10<br>10<br>14 |
| 4. | Find Hinimum in an Array using CUDA • Problem Statement • Approach • Results           | 16<br>16<br>16<br>19 |
| 5. | CPU based Matrix Inversion using CUDA  • Problem Statement • Approach • Results        | 20<br>20<br>20<br>24 |
| 6. | Applications - Hill Cipher - Example                                                   | 25<br>25<br>29       |

| 7-  | Conclusion and Future Work                               | 32 |
|-----|----------------------------------------------------------|----|
| 8.  | References                                               | 33 |
| 9.  | Appendix A – CUDA Installation<br>Guidelines             | 34 |
| 10. | Appendix B – System Specifications                       | 39 |
| II. | Appendix C – Compilation and Execution of a CUDA program | 40 |

# 1. INTRODUCTION

# **Graphic Processor Units**

A graphic processor unit is simply a processor attached to the graphics card used in video games, PlayStations and computers. The way they are different from the CPUs, the central processing units, are that they are massively threaded and parallel in their operations. This is because of the nature of their work – they are used for fast rendering; same operation is carried out for each of the pixels in the image. Thus, they have more transistors devoted to data processing rather than flow control and data caching.

Today graphic processor units have outdated their primary purpose. They are being used and promoted for scientific calculations all over the world by the name of CPCPUs or general purpose CPUs; engineers are achieving several times speed-up by running their programs on

GPUS. Applications fields are many: image processing, general signal processing, physics simulations, computational biology, etc.

### Motivation

Graphic Processor Units can speed-up the computation manifolds over the traditional CPU implementation. Image processing, being inherently parallel, can be implemented quite effectively on a GPU. Thus, many applications which are otherwise run slowly can be fastened up, and can be put to useful real-time applications. This was the motivation behind my final year project.

and software, which has developed specifically to address the problems of efficiently program the GPU as well as be compatible with a wide variety of GPU cores available in the market. Further, being an extension to the standard C language, it presents a low-learning curve for the programmers, as well giving them flexibility to put in their creativity in the parallel codes they write.

# 2. PARALLEL PROGRAMMING

In computing, a parallel programming model is an abstraction of parallel computer architecture, with which it is convenient to express algorithms and their composition in programs. A parallel program is composed of simultaneously executing processes.

- There are two different approaches of achieving parallelism while solving a problem.
- They are Control Parallel approach and Data Parallel approach.
- In Control Parallel approach, parallelism is achieved by applying different operations to the data set simultaneously. It is about attaching computations to the data set.
   Sometimes it is easier to implement this approach, but speedup achieved is limited.
   Pipelining is a special case of Control Parallel Approach.
- In Data Parallel approach, parallelism is achieved by applying same operation to the different data set simultaneously. It is about attaching different data set to the computations. Implementing this is more complex, but more speedup can be achieved through this method.

### A Sample problem

rind the ratio of the product and the sum of all the elements of a given matrix.

### The Sequential Solution

To calculate TSeq; let's assume every addition takes x amount of time, every multiplication takes 2x amount of time and the division takes 3x amount of time. So, TSeq =  $X^22x + X^2x + 3x$ .

### The Control Parallel Sciution

There are three different distinct computation type here - Multiplication, Addition and Division. Out of these, first two can run in parallel; and the last one has to start once the first two are complete. So a two processor machine is good enough for running this solution.

Out of this multiplication and Addition; multiplication will take more time (N°2x) to complete than the addition (N°x). So, the processor running the addition (after his addition operation gets completed) has to wait for the other processor to complete multiplication. Once both these operation are over, either of the processor can take up the division which takes 3x amount of time to complete.

So, Tpar = N°2x + 3x Speedup S = (N°2x + N°x + 3x) / (N°2x + 3x) = (3N° + 3) / (2N° + 3) = 1.5 (N being large)

The Data Parallel Solution

and, efficiency E = S/P = 1.5/2 = .75

For the sake of simplicity, let's assume there are only two processors available. So, the total data (here, it's a matrix) need to be divided into two halves (row wise division is good). The first half goes to the processor 1 and the second half goes to the processor 2. Each of this processor will run the computations (multiplication and

addition) on their own data set. Once, the partial products and sums are available; either of the processor can compute the total and then the division.

So, the time taken to compute the partial product by any of the processor is  $(N^2\,2x)/2$ . And the time take to compute the partial sum by any of the processor is  $(N^2x)/2$ . So, the total time taken by any of the processor to run his own part of computation is  $(N^22x+N^2x)/2$  or  $(2N^2x)/2$ .

After this one of the processor will compute the total product (takes 2x) and total sum (takes x). It is to be noted that this work cannot be parallelized. And the last piece of computation done by one of the processor is division (takes 1x).

So, Tpar = (3M²x)/2 + 2x + x + 3x = (3M²x)/2 + 6x = (3M²x + 12x)/2 Speedup S = ((M²2x + M²x + 3x) / (3M²x + 12x)) \* 2 = ((3M² + 3) / (3M² + 12)) \* 2 = 2 (X being large)

And, Efficiency E = S/P = 2/2 = 1.0

Multithrended Programming – A Type of Parallel Programming

The threads model of parallel programming is one in which a single process (a single program) can spawn multiple, concurrent "threads" (SUB-programs). Each thread runs independently of the others, although they can all access the same shared memory space (and hence they can communicate with each other if necessary). Threads can be spawned and killed as required, by the main program.

A challenge of using threads is the issue of collisions and race conditions, which can be addressed using synchronization. If multiple threads write to (and depend upon) a shared memory variable, then care must be taken to make sure that multiple threads don't try to write to the same location simultaneously. There are mechanisms when using threads to implement synchronization, and to implement mutual exclusivity (mutex variables) so that shared variables can be locked by one thread and then released, preventing collisions by other threads. These mechanisms ensure threads must "take turns" when accessing protected data.

### POSIX Thrends (Pthrends)

POSIX Threads (Pthreads for Short) is a standard for programming with threads, and defines a set of C types. Functions and constants.

### a Sample Program

A Multi-threaded program to find the minimum from a large integer array.

```
#include <stdio.h>
#include <stdlib.h>
#include <limits.h>
#include <pthread.h>
int NO_OF_THREADS;
#define SIZE 100000000
```

```
int arr[SIZE], glob min;
pthread mutex t lock;
struct threadData{
    int threadId;
};
/* thread function */
void *findMIN(void *a)
    struct threadData *D = (struct threadData *)a;
    int i = D->threadId;
    int sizeOfBlock = ((SIZE + (NO OF THREADS - 1)) / (NO OF THREADS));
    int start = i*sizeOfBlock;
    int min = INT MAX;
    /* Each thread calculate minimum of all elements present in their
respective blocks */
    for (; start < SIZE; start++)</pre>
        if (start == ((i + 1)*sizeOfBlock))
            break;
        if(arr[start] < min)</pre>
            min=arr[start];
    }
    /*Lock used for Thread synchronization on shared variable glob min */
    pthread mutex lock(&lock);
    if(min<glob min)</pre>
        glob min=min;
    pthread mutex unlock (&lock);
    pthread exit (NULL);
    return NULL;
}
int main(void)
    int i=0, t=0, ret val;
    glob min=INT MAX;
    printf("Enter the no of threads\n");
    scanf("%d",&NO OF THREADS);
    pthread t threads[NO OF THREADS];
    struct threadData a[NO OF THREADS];
                                            /* create a threadData argument
array */
    /* Assign random values to array elements */
    for (i = 0; i < SIZE; i++)</pre>
        arr[i] = (rand() % 50) + 50;
    arr[SIZE/2]=2;
```

```
/* Initialise Mutex */
   if (pthread mutex init(&lock, NULL) != 0)
        printf("\n mutex init failed\n");
       return 1;
    /* create threads */
   for (t = 0; t < NO OF THREADS; t++)
       a[t].threadId = t;
       ret val = pthread create(&threads[t], NULL, findMIN, (void *)&a[t]);
       if (ret val)
           printf("Problem creating thread !! Bye !!");
           exit(1);
        }
    }
    /* block until all threads complete */
   for (t = 0; t < NO OF THREADS; t++)</pre>
   pthread join(threads[t], NULL);
   printf("Minimum: %d\n",glob min);
   pthread mutex destroy(&lock);
   return 0;
}
```

Above is a multithreaded program to find the minimum from a large integer array. The program uses the Data Parallel Approach of Parallel Programming. Each thread finds the minimum from a particular set of data and updates the global minimum correspondingly. Since the global minimum is shared by all the threads, so a mutex lock has been used to avoid any race conditions.

# 3. GPU PROGRAMMING USING CUDA

GPU computing is possible because today's GPU does much more than render graphics: It sizzles with a teraflop of floating point performance and crunches application tasks designed for anything from finance to medicine.

# 3.1 What is cudin?

CUDA is a parallel computing platform and application programming interface (API) model created by NVIDIA. It allows software developers to use a CUDA-enabled graphics processing unit (GPU) for general purpose processing – an approach known as GPGPU. The CUDA platform is a software layer that gives direct access to the GPU's virtual instruction set and parallel computational elements, for the execution of compute kernels.

The CUDA platform is designed to work with

programming languages such as C, C++ and Fortran. This accessibility makes it easier for specialists in parallel programming to utilize CPU resources, as opposed to previous RPI solutions like directed and openGL, which required advanced skills in graphics programming.

# 3.2 How Guda works?

The GPU programming model is very different from a CPU programming model as it inherently supports parallel programming. A usual template followed to program a GPU is as below:

- · Transfer the data to the GPU memory.
- Launch the GPU kernel from the host program.
- · wait till GPU finishes off the calculations.
- · Transfer the results back to CPU memory.

Thus, a cuda program consists of two parts in its code: a) **host program** which runs on CPU and b) **hernel** which does the calculations on CPU. A brief description of the various programming features is as below:

- The execution of the kernels is done in threads and blocks. The structure of the grid of threads and blocks is passed in the host code while calling the kernel using a unique <<<...>>> syntax. A typical kernel call looks like: fundadd<</li>
   Grid.Blocks.1>>>(B. C)
- These threads and blocks are executed on the various multiprocessors of the GPU. The threads of each block are executed

concurrently in one multi-processor; each of them may process some maximum number of blocks depending on the resources used by each thread. As the blocks get executed, new blocks are launched on the vacated processors.

- The threads are processed in groups of 32 called warps. The splitting into warps is done according to increasing thread IDs.
- Each thread and block has a unique ID, which is defined by a 3 component vector namely threadidx and blockidx respectively. The thread IDs are with respect to their position in the block. A typical grid of threads and blocks is shown in figure 1.
- Threads within a block can synchronize using a barrier synchronization function \_\_syncthreads(). This function stops the execution of threads until all the threads have reached that point.
- The threads are executed in parallel unless their paths diverge or they read/write from the same memory location. In the former case, the processor executes each path serially, disabling threads on other paths until the paths converge again. In the latter case too, the access is serialized, but in the case of non-atomic write, the outcome of the write is not guaranteed. Also the order in which access occurs is undefined.



Figure 1: Grid and Thread Blocks

GPU derives its computing from an array of Streaming Multiprocessors (SMS). Each multiprocessor consists of eight Scalar Processor cores and a multithreaded instruction unit. The multiprocessor handles multiples threads using the architecture called SIMT, which maps each thread to a scalar processor. Further each multiprocessor has on-chip memory of different types: a set of 32-bit registers, an on-chip shared memory

shared by all the scalar processors, a constant cache to speed up reading from constant memory and a texture cache which speeds up read from the texture memory space. A schematic of the GPU hardware is shown in figure 3.



Figure 3: Multiprocessors on GPU

# 2.2 CPT ECMOPY Eleparchy



Figure 2: GPU Memory Model

### CPU has different levels of memory - global

memory, shared memory, constant memory, texture memory and local memory and registers.

### Registers and Iocal Memory

Each multiprocessor has certain number of 32-bit registers. They are allocated per thread and only that thread can access the contents of the register. These are the fastest accessible memories, and are allocated at the compile time depending on the requirement of a thread. If the threads in a block need more registers than provided in a multiprocessor, the kernel fails to launch. Local Memory is also available per thread and the compiler automatically allocates certain variables on the local memory, like a big array. Local memory is not cached and hence its access is as costly as global memory.

### Shared Hemory

Shared memory is an on-chip memory and hence, it is faster than local or global memory. Every multiprocessor has 16kB of shared memory, and is accessible by all the threads in a block. The shared memory of one block cannot be accessed by another block even if they are running on the same multiprocessor. To achieve high bandwidth, the shared memory is divided into memory banks, which can be accessed simultaneously. If threads in the same half-warp access the same bank address, then there is a bank conflict and the access is serialized, thus reducing the effective bandwidth.

### Giobai Ecmopy

It is an off-chip memory and is accessible to all threads. The data transferred from CPU is stored in the global memory initially. The memory is connected to all the processors through a wide bus, which can be up to 512 bits wide. Since the memory is not cached, access to the global memory is expensive and should be avoided as far as possible. The memory bandwidth is effectively utilized when the threads in a half-warp access the memory in a sequence, resulting in coalescing of the memory transactions.

### Constant Ecmory

Used for storing constant values that does not change over time. Constant memory resides in the global memory. Constant memory accesses are cached in constant cache. A separate constant cache exists for each multiprocessor and it is a read only cache.

For example the constant memory on any architecture is 64KB Cache size per multiprocessor on Fermi and Kepler are 8KB

### Texture Ecmory

CUDA also supports a part of the texturing hardware which is used for graphics processing. This allows the texture memory to be read using device functions called texture fetches. As the texture memory is cached, it is

much faster than global memory access. It also supports various attributes like texture coordinates, which can be used to access the texture elements, interpolation options, normalization, etc.

# 4. FIND MINIMUM IN AN ARRAY USING CUDA

The following is an insight into the effectiveness of CUDA in solving a general problem, like finding minimum in an array.

# 4.1 The Problem Statement

The aim of this problem is to implement the problem of finding the minimum element in an array using the CUDA framework by solving the problem using the computation power of the highly parallel structure of the GPU. The aim of this task is to observe how the time required by the program to complete its task varies as the size of the array is changed.

# 4.2 Approach

The domain of GPU Programming using the CUDR framework is relatively new, so extensive materials for study were not available. The approach towards solving the problem was hence, somewhat intuitive.

<sup>/\*</sup> CUDA 6.5 \*/

<sup>/\*</sup> Finding minimum element from a character array. All elements in the array are random values ranging from 15 to 31. Only at one random position in the array the value is 2 to ensure correct result is obtained \*/

<sup>#</sup>include<stdlib.h>

```
#include<stdio.h>
#include<time.h>
#include<limits.h>
#include<cuda.h>
#include<cuda runtime.h>
#include<device launch parameters.h>
#include<sm 11 atomic functions.h>
                             // Array Size : 1 million.
// Number of threads per block
#define SIZE (1000000)
#define NO OF THREADS 128
                               // Number of blocks
#define NO OF BLOCKS 64
// The function to find the minimum element which has been parallelised.
global void FindMin(char *a,char *b, int n)
     shared char cache[NO OF THREADS]; // Cache array is shared by threads
in a thread block.
    int i = threadIdx.x + blockIdx.x * blockDim.x;
    int cacheIndex = threadIdx.x;
    cache[cacheIndex] = CHAR MAX;
    for (int j = i; j < n;)
        if (a[j] < cache[cacheIndex])</pre>
            cache[cacheIndex] = a[j];
        j += blockDim.x * gridDim.x;
    syncthreads();
                           // A thread cannot proceed further unless all other
threads reaches this point.
    char ans = CHAR MAX;
    /* Finding the minimum element from an array (cache) where each thread in a
thread block has calculated
       its own minimum element */
    if (threadIdx.x == 0)
        for (int j = 0; j < NO OF THREADS; j++)
            if (ans>cache[j])
               ans = cache[j];
        // Saving the minimum element calculated by the thread block.
        b[blockIdx.x] = ans;
   }
}
int main()
{
   char *a;
   char *d a;
   char *minarr;
```

```
char *d minarr;
    char min;
    int i;
    cudaEvent_t start, stop;
    float milliseconds = 0;
    cudaEventCreate(&start);
    cudaEventCreate(&stop);
    char hash[5] = { '5', '6', '7', '8', '9' };
    // Allocate memory for array a and minarr
    a = (char*)malloc(SIZE*sizeof(char));
   minarr = (char*)malloc(NO OF BLOCKS*sizeof(char));
    // Allocate memory on the GPU for array a and minarr
    cudaMalloc(&d a, SIZE*sizeof(char));
    cudaMalloc(&d minarr, NO OF BLOCKS*sizeof(char));
    // Randomly assigning values to the array
    for (int i = 0; i < SIZE; i++)
        a[i] = hash[((rand()%5))];
    a[50] = '2';
    // Copy the values in array a and minarr to the memory space allocated in
the GPU
    cudaMemcpy(d a, a, SIZE*sizeof(char), cudaMemcpyHostToDevice);
    cudaMemcpy(d minarr, minarr, NO OF BLOCKS*sizeof(char),
cudaMemcpyHostToDevice);
    cudaEventRecord(start);
    // Launching the kernel
    FindMin <<< NO OF BLOCKS, NO OF THREADS >>>(d a,d minarr, SIZE);
    cudaThreadSynchronize();
    cudaEventRecord(stop);
    // The result array d minarr is copied to minarr
    cudaMemcpy(minarr, d minarr, NO OF BLOCKS *sizeof(char),
cudaMemcpyDeviceToHost);
   min = minarr[0];
    // Finding the global minimum form minarr array.
    for (i = 1; i < NO OF BLOCKS; i++)</pre>
        if (minarr[i] < min)</pre>
            min = minarr[i];
    }
    cudaEventSynchronize(stop);
    cudaEventElapsedTime(&milliseconds, start, stop);
   printf("MIN= %c \n", (min));
   printf("TIME = %f\n", (milliseconds));
```

```
// Free the memory which was allocated for a and minarr in the host's
memory
   free(a);
   free(minarr);

   // Free the memory which was allocated for a and minarr in the GPU
   cudaFree(d_a);
   cudaFree(d_minarr);

   return 0;
}
```

# 4.2 Results

The execution time was recorded for different size of the array and the following graph was obtained.



# 5. GPU BASED MATRIX INVERSION USING CUDA

This section further explores the effectiveness of CUDR in solving a challenging problem, like finding the inverse of a large matrix. In linear

algebra, an *n*-by-*n* square matrix **R** is called invertible (also nonsingular or no degenerate) if there exists an *n*-by-*n* square matrix **B** such that

$$AB = BA = I_n$$

Where  $I_n$  denotes the n-by-n identity matrix.

### **2.1 The Problem Statement**

The aim of this problem is to implement the problem of finding the inverse of a matrix using the CUDA framework by solving the problem using the computation power of the highly parallel structure of the GPU. The aim of this task is to observe how the time required by the program to complete its task varies as the size of the matrix is changed.

## **5.2 Approach**

A variant of Gaussian climination called Gauss-Jordan climination can be used for finding the inverse of a matrix, if it exists. If A is a n by n square matrix, then one can use row reduction to compute its inverse matrix, if it exists. First, the n by n identity matrix is augmented to the right of A, forming a n by 2n block matrix [A | I]. Now through application of clementary row operations, find the reduced echelon form of this n by 2n matrix. The matrix A is invertible if and only if the left block can be reduced to the identity matrix I; in this case the right block of the final matrix is A -1. If the algorithm is unable to reduce the left block to I, then A is not invertible.

```
/* CUDA 6.5 */
/* Inverse of a Matrix using Gauss-Jordan Elimination Method. */
#include<stdlib.h>
#include<time.h>
#include<limits.h>
```

```
#include<cuda.h>
#include<cuda runtime.h>
#include<device launch parameters.h>
#define ORDER 2000
#define Index(i,j,k) ((i*k)+j) // Index Translation from 2D to 1D
// The initializeMatrix function assigns random values to matrix elements
void initializeMatrix(double *matrix, int row, int column)
{
    srand(time(NULL));
    for (int i = 0; i < row; i++)
        for (int j = 0; j < ORDER; j++)
            matrix[Index(i, j, column)] = (rand() % 50) + 1;
        for (int j = ORDER; j < column; j++)</pre>
            if (i == (j - ORDER))
                matrix[Index(i, j, column)] = 1.0;
            else
                matrix[Index(i, j, column)] = 0.0;
        }
    }
}
// The findRow function finds a row with non-zero pivot element when a pivot
element value is zero
int findRow(double *matrix, int row, int pivotRowNumber)
{
    int i = pivotRowNumber + 1;
    for (i = pivotRowNumber + 1; i < row; i++)</pre>
        if (matrix[i] != 0.0)
            return i;
    return -1;
}
// The parallelised function switches the values of two rows
 global void switchRows (double *d matrix, int i, int rowNumber, int n)
    int id = blockIdx.x*blockDim.x + threadIdx.x;
    if (id < n)
    {
        double temp = d matrix[Index(i, id, n)];
        d matrix[Index(i, id, n)] = d matrix[Index(rowNumber, id, n)];
        d matrix[Index(rowNumber, id, n)] = temp;
    }
}
// The parallelised function makes the pivot element value equal to one
```

```
global void normalizePivot(double *d matrix, int n, int rowNumber, double
pivotValue)
    int id = blockIdx.x*blockDim.x + threadIdx.x;
    if (id < n)
        d matrix[Index(rowNumber, id, n)] = (d matrix[Index(rowNumber, id, n)]
/ pivotValue) ;
    }
// The parallelised function updates values of other rows so that elements
above and below pivot element are zero
global void updateOtherRows(double *d matrix, int R, int C, int i, double
*d factor)
{
    int row = blockIdx.y*blockDim.y + threadIdx.y;
    int column = blockIdx.x*blockDim.x + threadIdx.x;
   if (row < R && row != i)
        if (column < C)</pre>
            d matrix[Index(row, column, C)] = (d matrix[Index(row, column, C)]
- (d factor[row] * d matrix[Index(i, column, C)]));
    }
}
int main()
    int row = ORDER, column = 2 * ORDER;
    int NO OF THREADS X = 32, NO OF THREADS Y = 12;
    int NO OF BLOCKS X = ((column + NO OF THREADS X - 1) / NO OF THREADS X);
    int NO OF BLOCKS Y = ((row + NO OF THREADS Y - 1) / NO OF THREADS Y);
    int threadsPerBlock = 384;
    int numberOfBlocks = ((column + threadsPerBlock - 1) / (threadsPerBlock));
    double *factor, *matrix, *d matrix, *testColumnMatrix, *d factor;
    dim3 threads (NO OF THREADS X, NO OF THREADS Y);
    dim3 blocks (NO OF BLOCKS X, NO OF BLOCKS Y);
    float total = 0;
    testColumnMatrix = new double[row];
    factor = new double[row];
    //Allocate memory in host for matrix
   matrix = new double[(row*column)];
    //Allocate memory in device for matrix
    cudaMalloc(&d matrix, (row*column)*sizeof(double));
    cudaMalloc(&d factor, (row)*sizeof(double));
    //Initialize 2D Matrix
```

```
initializeMatrix (matrix, row, column);
    cudaEvent t start, stop;
    cudaEventCreate(&start);
    cudaEventCreate(&stop);
    cudaEventRecord(start);
    cudaMemcpy(d matrix, matrix, (row*column)*sizeof(double),
cudaMemcpyHostToDevice);
    for (int i = 0; i < row; i++)
        // Copy ith column from matrix stored in device to host to check
whether Pivot element (ith element of ith row) is zero
        cudaMemcpy2D(testColumnMatrix, sizeof(double), &d matrix[i],
column*sizeof(double), sizeof(double), row, cudaMemcpyDeviceToHost);
        // If pivot element is zero find a row with non-zero pivot element and
interchange row elements.
        if (testColumnMatrix[i] == 0.0)
            int rowNumber = findRow(testColumnMatrix, row, i);
            if (rowNumber == -1)
                printf("Given Matrix Impossible to invert. %d\n",i);
                return 0;
            }
            else
                // Interchange rows if required
                switchRows << <numberOfBlocks, threadsPerBlock >> >(d matrix,
i, rowNumber, column);
                cudaDeviceSynchronize();
            }
        1
        // Copy ith column from matrix stored in device to host
        cudaMemcpy2D(testColumnMatrix, sizeof(double), &d matrix[i],
column*sizeof(double), sizeof(double), row, cudaMemcpyDeviceToHost);
        // Normalize Pivot ( Make pivot element 1 )
        double pivotValue = testColumnMatrix[i];
        normalizePivot << <numberOfBlocks, threadsPerBlock >> >(d matrix,
column, i, pivotValue);
       cudaDeviceSynchronize();
        // Update other rows.
        for (int k = 0; k < row; k++)
            factor[k] = testColumnMatrix[k];
        cudaMalloc(&d factor, (row)*sizeof(double));
        cudaMemcpy(d factor, factor, row*sizeof(double),
cudaMemcpyHostToDevice);
        updateOtherRows << <br/>blocks, threads >> >(d matrix, row, column, i,
d factor);
        cudaDeviceSynchronize();
```

```
cudaMemcpy(matrix, d_matrix, (row*column)*sizeof(double),
cudaMemcpyDeviceToHost);
  cudaEventRecord(stop);
  cudaEventSynchronize(stop);
  cudaEventElapsedTime(&total, start, stop);

// Free the memory which was allocated for d_matrix and d_factor in GPU cudaFree(d_matrix);
  cudaFree(d_factor);

printf("Time = %f msecs\n", total);
  return 0;
}
```

# S.2 Results

# The execution time for both sequential program in CPU and parallel program in CPU using CUDA for different matrix size are recorded.

| Matrix Size    | CPU Sequential (seconds) | CPU Parallel (seconds) | GPU Parallel (seconds) |
|----------------|--------------------------|------------------------|------------------------|
| 125 X<br>125   | •                        | •                      | 0.044                  |
| 250 X<br>250   | 1                        | 1                      | 0.118                  |
| 200<br>200 x   | 4                        | 2                      | 0.494                  |
| 1000 X<br>1000 | 36                       | 14                     | 2.971                  |
| 1500 X<br>1500 | 114                      | 45                     | 10.024                 |
| 2000 X<br>2000 | 270                      | 105                    | 23.390                 |



# 6. APPLICATIONS

The matrix inversion is required during image reconstruction process and in Hill Cipher to obtain the inverse of a key matrix during the decryption process to get back the original plaintext.

# 6.1 Mill Gibber

In classical cryptography, the Hill cipher is a polygraphic substitution cipher based on linear algebra. Invented by Lester S. Hill in 1929, it was the first polygraphic cipher in which it was practical (though barely) to operate on more than three symbols at once. To encrypt a message, each block of n letters (considered as an n-component vector) is multiplied by an invertible n \* n matrix, again modulus 26. To

decrypt the message, each block is multiplied by the inverse of the matrix used for encryption.

In order to decrypt, we turn the cipher text back into a vector, then simply multiply by the inverse matrix of the key matrix. The inverse of the key matrix in Hill Cipher can be obtained by using Gauss-Jordan elimination method but all operations are performed modulo n where n is the number of different characters possible in a plaintext.

### The code to find inverse of a key matrix in Hill Cipher is given below:

```
/* CUDA 6.5 */
/* Inverse of a key Matrix for Hill Cipher using Gauss-Jordan Elimination
#include<stdlib.h>
#include<stdio.h>
#include<time.h>
#include<limits.h>
#include<cuda.h>
#include<cuda runtime.h>
#include<device launch parameters.h>
#define ORDER 3
#define Index(i,j,k) ((i*k)+j) // Index Translation from 2D to 1D
#define MOD 29
// This function will find the multiplicative modular inverse.
int modInverse(int a, int m)
   int m0 = m, t, q;
   int x0 = 0, x1 = 1;
    if (m == 1)
       return 0;
    while (a > 1)
       // q is quotient
       q = a / m;
        t = m;
        // m is remainder now, process same as
        // Euclid's algo
       m = a % m, a = t;
       t = x0;
```

```
x0 = x1 - q * x0;
       x1 = t;
    // Make x1 positive
    if (x1 < 0)
        x1 += m0;
   return x1;
}
// The initializeMatrix function assigns random values to matrix elements
void initializeMatrix(int *matrix, int row, int column)
{
    srand(time(NULL));
    for (int i = 0; i < row; i++)
        for (int j = 0; j < ORDER; j++)
            matrix[Index(i, j, column)] = (rand() % MOD);
            //scanf("%d", &matrix[Index(i, j, column)]);
        for (int j = ORDER; j < column; j++)</pre>
            if (i == (j - ORDER))
                matrix[Index(i, j, column)] = 1;
                matrix[Index(i, j, column)] = 0;
        }
   }
}
// The findRow function finds a row with non-zero pivot element when a pivot
element value is zero
int findRow(int *matrix, int row, int pivotRowNumber)
{
    int i = pivotRowNumber + 1;
    for (i = pivotRowNumber + 1; i < row; i++)</pre>
        if (matrix[i] != 0)
            return i;
   return -1;
}
// The parallelised function switches the values of two rows
global void switchRows (int *d matrix, int i, int rowNumber, int n)
    int id = blockIdx.x*blockDim.x + threadIdx.x;
   if (id < n)
    {
```

```
int temp = d matrix[Index(i, id, n)];
        d matrix[Index(i, id, n)] = d matrix[Index(rowNumber, id, n)];
        d matrix[Index(rowNumber, id, n)] = temp;
    }
}
// The parallelised function makes the pivot element value equal to one
__global__ void normalizePivot(int *d matrix, int n, int rowNumber, int
pivotValue)
    int id = blockIdx.x*blockDim.x + threadIdx.x;
    if (id < n)
        d matrix[Index(rowNumber, id, n)] = (d matrix[Index(rowNumber, id, n)]
* pivotValue) %MOD;
    }
}
// The parallelised function updates values of other rows so that elements
above and below pivot element are zero
 global void updateOtherRows(int *d matrix, int R, int C, int i, int
*d factor)
    int row = blockIdx.y*blockDim.y + threadIdx.y;
    int column = blockIdx.x*blockDim.x + threadIdx.x;
    if (row < R && row != i)
        if (column < C)</pre>
            d matrix[Index(row, column, C)] = (d matrix[Index(row, column, C)]
- (d factor[row] * d matrix[Index(i, column, C)])%MOD)%MOD;
            if (d matrix[Index(row, column, C)] < 0)</pre>
                d matrix[Index(row, column, C)] += MOD;
        }
    }
}
int main()
    int row = ORDER, column = 2 * ORDER;
    int NO OF THREADS X = 32, NO OF THREADS Y = 12;
    int NO OF BLOCKS X = ((column + NO OF THREADS X - 1) / NO OF THREADS X);
    int NO OF BLOCKS Y = ((row + NO OF THREADS Y - 1) / NO OF THREADS Y);
    int threadsPerBlock = 384;
    int numberOfBlocks = ((column + threadsPerBlock - 1) / (threadsPerBlock));
    int *factor, *matrix, *d matrix, *testColumnMatrix, *d factor,
*inverse matrix;
    dim3 threads (NO OF THREADS X, NO OF THREADS Y);
    dim3 blocks (NO OF BLOCKS X, NO OF BLOCKS Y);
    float total = 0;
    testColumnMatrix = new int[row];
    factor = new int[row];
```

```
//Allocate memory in host for matrix
    matrix = new int[(row*column)];
    inverse matrix = new int[(row*column)];
    //Allocate memory in device for matrix
    cudaMalloc(&d matrix, (row*column)*sizeof(int));
    cudaMalloc(&d factor, (row)*sizeof(int));
    //Initialize 2D Matrix
    initializeMatrix(matrix, row, column);
    cudaEvent t start, stop;
    cudaEventCreate(&start);
    cudaEventCreate(&stop);
    cudaEventRecord(start);
    cudaMemcpy(d matrix, matrix, (row*column)*sizeof(int),
cudaMemcpyHostToDevice);
    for (int i = 0; i < row; i++)</pre>
        // Copy ith column from matrix stored in device to host to check
whether Pivot element (ith element of ith row) is zero
        cudaMemcpy2D(testColumnMatrix, sizeof(int), &d matrix[i],
column*sizeof(int), sizeof(int), row, cudaMemcpyDeviceToHost);
        // If pivot element is zero find a row with non-zero pivot element and
interchange row elements.
        if (testColumnMatrix[i] == 0)
            int rowNumber = findRow(testColumnMatrix, row, i);
            if (rowNumber == -1)
            {
                printf("Given Matrix Impossible to invert. %d\n", i);
                return 0;
            }
            else
                // Interchange rows if required
                switchRows << <numberOfBlocks, threadsPerBlock >> >(d matrix,
i, rowNumber, column);
                cudaDeviceSynchronize();
            }
        }
        // Copy ith column from matrix stored in device to host
        cudaMemcpy2D(testColumnMatrix, sizeof(int), &d matrix[i],
column*sizeof(int), sizeof(int), row, cudaMemcpyDeviceToHost);
        // Normalize Pivot ( Make pivot element 1 )
        int pivotValue = modInverse(testColumnMatrix[i],MOD);
        normalizePivot << <numberOfBlocks, threadsPerBlock >> >(d matrix,
column, i, pivotValue);
        cudaDeviceSynchronize();
```

```
// Update other rows.
        for (int k = 0; k < row; k++)
            factor[k] = testColumnMatrix[k];
        cudaMalloc(&d factor, (row)*sizeof(int));
        cudaMemcpy(d factor, factor, row*sizeof(int), cudaMemcpyHostToDevice);
        updateOtherRows << <br/>blocks, threads >> >(d matrix, row, column, i,
d factor);
        cudaDeviceSynchronize();
    cudaMemcpy(inverse matrix, d matrix, (row*column)*sizeof(int),
cudaMemcpyDeviceToHost);
   cudaEventRecord(stop);
    cudaEventSynchronize(stop);
   cudaEventElapsedTime(&total, start, stop);
   // Free the memory which was allocated for d matrix and d factor in GPU
    cudaFree(d matrix);
    cudaFree(d factor);
   printf("Time = %f msecs\n", total);
   return 0;
}
```

# 6.2 Example

Some key matrices and their inverse are given below, assuming that plaintext can have **twenty nine** different characters.

### order: xxx

 $\mathbf{K} = [4411151924523]$   $\mathbf{K}^{-1} = [24221514971025]$ 

### Order: 4x4

 $\blacksquare$  = [4 19 2 22 22 15 23 25 10 17 19 7 20 22 28 3]  $\blacksquare$  = [17 27 10 4 24 3 15 25 18 10 16 18 26 14 22 9]

### order: 5x5

 $\blacksquare$  = [13 15 28 1 13 23 20 13 24 18 24 27 17 12 28 2 14 10 21 14 1 8 17 7 3 ]  $\blacksquare$  = [9 26 21 2 25 26 28 10 28 27 27 28 28 7 1 15 2 6 22 6 20 24 16 27 26 ]

#### Order: 10x10

#### K =

#### **K**-1 =

#### Order: 20x20

#### Rey Matrix, H =

#### Inverse of Key Matrix, K-1 =

## 7. CONCLUSION AND FUTURE WORK

The execution time of matrix inversion reduces to almost half when we implement the Gauss-Jordan Elimination algorithm using

multiple threads. We can further reduce the execution time if we implement and execute the algorithm in a GPU using CUDA. The execution time of the parallel program using CUDA in GPU takes less than one-tenth of the time taken by a sequential program in a GPU when the order of the input matrix size is 2000 x 2000.

As a conclusion, it can be said that this implementation is successful. The execution time is as low as expected.

#### PUTURE WORK

GRUSS-Jordan Elimination method is one of the methods to find an inverse of a matrix. Cholesky Decomposition, Grussian Elimination Triangular Solver can also be used to find an inverse of a matrix. These methods can be implemented in GPU using CUDA and we can study their performance.

The scope for future work in the domain of developing more optimized parallel algorithms is immense. The CUDA framework provides scope for optimization both in terms of software as well as hardware, and it will be extremely interesting to delve deeper into the possibilities that the CUDA framework has to offer.

## 8. REFERENCES

- <u>https://en.wikipedia.org/wiki/Graphics\_proce</u> ssing\_unit
- https://en.wikipedia.org/wiki/General-purpos ecomputing on graphics processing units
- <u>https://www.nvidia.com/object/what-is-gpu-co</u> mputimg.html
- http://docs.nvidia.com/cuda/cuda-getting-star
   ted-guide-for-microsoft-windows/#axzzzcRos
   pav6
- <u>https://developer.nvidia.com/maxwell-comput</u> e-architecture
- http://www.notebookcheck.net/hvidia-geforc e-240M.10x621.o.html
- <u>https://en.wikipedia.org/wiki/Maxwell\_(micro</u> architecture)
- https://en.wikipedia.org/wiki/Gaussian elimin

#### ation

# APPENDIX A - CUDA INSTALLATION GUIDELINES

The CUDA Framework can be installed on Linux or Windows, and used to program the CPU provided that the CPU is a CUDA Enabled CPU manufactured by MVIDIA. We have installed Visual Studio 2013, and integrated the CUDA V6.5 with it, in order to write and run CUDA code on the CPU using Windows. All the installation files have been submitted to our guide for convenience in future work, and prevention of the version conflict problem in future,

To use Cuda on your system, you will need the following installed:

- A CUDA-capable GPU
- A supported version of Microsoft Windows
- A supported version of Microsoft Visual Studio
- . The Kuidia Cuda Toolkit

# STEP 1: Verlfy that your GPU is GUDA capable

To verify that your GPU is CUDA-capable, open the Control Panel (Start > Centrol Panel) and double click on System. In the System Properties window that opens, click the Mardware tab, then Device Manager. Expand the Display adapters entry. There you will find the vendor name and model of your graphics card. If it is an NVIDIA card that is listed in http://developer.mvidia.com/cuda-gpus your GPU is CUDA-capable.

# STEP 1: Download the Evidin Cudit Toolkit

The NVIDIA CUDA Toolkit is available at http://developer.nvidia.com/cuda-downloads. Choose the platform you are using and one of the following installer formats:

1. Network installer: A minimal installer which later downloads packages required for installation. Only the packages selected during the selection phase of the installer are downloaded. This installer is useful for users who want to minimize download time.

2. Full installer: An installer which contains all the components of the CUDA toolkit and does not require any further download. This installer is useful for systems which lack network access and for enterprise deployment.

The CUDA Toolkit installs the CUDA driver and tools needed to create, build and run a CUDA application as well as libraries, header files, CUDA samples source code, and other resources.

The download can be verified by comparing the MDs checksum posted at

http://developer.mvidin.com/cudn-downleads/ch consums with that of the downloaded file. If either of the checksums differs, the downloaded file is corrupt and needs to be downloaded again. To calculate the MDS checksum of the downloaded file, follow the instructions at

http://xupport.microsoft.com/kb/889768

## STEP 2: Installing outh

Before installing the toolkit, you should read the Release Notes, as they provide details on installation and software functionality.

Note: The driver and toolkit must be installed for CUDA to function. If you have not installed a stand - alone driver, install the driver from the NVIDIA CUDA Toolkit.

Note: The installation may fail if Windows Update starts after the installation has begun. Wait until Windows Update is complete and then try the installation again.

#### Graphical Installation

Install the CUDA Software by executing the CUDA installer and following the on-screen prompts.

#### Sub package Details

· Dispiry Driver

Required to run CUDA applications.

. Guda Toolkis

The CUDA Toolkit installation defaults to C:\Program Files\XVIDIA GPU Computing Toolkit\CUDA\V6.5. This directory contains the following:

the compiler executable and runtime libraries

· Inglade\

the header files needed to compile CUDA programs

· LLD\

the library files needed to link CUDA programs

· Dog/

The CUDA documentation, including:

- · CUDA C Programming Guide
- CUDA C Best Practices Guide
- · Documentation for the CUDA libraries
- Other CUDA Toolkit-related documentation
- Gudin Visual Studio Integration

The CUDA Visual Studio Integration registers the CUDA plugins with the supported and

installed versions of Visual Studio on the system and installs asight Visual Studio Edition. This integration allows for CUDA development within Visual Studio.

#### • Cudi Samples

The CUDA Samples contain source code for many example problems and templates with Microsoft Visual Studio 2010, 2012, and 2013 projects.

The CUDA Samples installation defaults to

G:\ProgramData\EVIDIA Gorporation\GUDA Samples\v7.0.

Note: C: \ ProgramData \ is a hidden folder. It can be made visible within Windows Explorer by enabling it through the menu options within Windows Explorer (Tools | Options).

#### <u>Uninstalling the GUDA Software</u>

All sub packages can be uninstalled through the Windows Control Panel by using the Programs and Features widget.

## STEP 4: Use a Suitable Driver Model

On Windows 7 and later, the operating system provides two driver models under which the NVIDIA Driver may operate:

- The WDDM driver model is used for display devices.
- The Texta Compute Cluster (TCC) mode of the MUIDIA Driver is available for non-display devices such as NUIDIA Texta CPUs: it uses the

Windows WDH driver model.

The TCC driver mode provides a number of advantages for CUDA applications on GPUs that support this mode. For example:

- TCC climinates the timeouts that can occur
  when running under WDDM due to the Windows
  Timeout Detection and Recovery mechanism
  for display devices.
- TCC allows the use of CUDR with Windows Remote Desktop, which is not possible for WDDM devices.
- TCC allows the use of CUDA from within processes running as Windows services, which is not possible for WDDA devices.
- TCC reduces the latency of CUDA kernel launches.

TCC is enabled by default on most recent avidin tests crus. To check which driver mode is in use and/or to switch driver modes, use the nuidia-smi tool that is included with the avidia briver installation (see nuidia-smi – h for details).

Note: Keep in mind that when TCC mode is enabled for a particular GPU, that GPU cannot be used as a display device.

Note: NVIDIA Ceforce CPUS do not support TCC mode. (Refer to Appendix B, Last point)

## STEP 3: Verify the Installation

Before continuing, it is important to verify that the CUDA toolkit can find and communicate

correctly with the CUDA-capable hardware. To do this, you need to compile and run some of the included sample programs.

#### Running the Compiled Examples

The version of the CUDA Toolkit can be checked by running nvcc –V in a Command Prompt window. You can display a Command Prompt window by going to Start > All Programs > Accessories > Command Prompt.

CUDA Samples include sample programs in both source and compiled form. To verify a correct configuration of the hardware and software, it is highly recommended that you run the devicequery program located at

### G:\ProgramDasa\HVIDIR Gorporasion\GUDR Samples\v7.x\bin\win64\Release

This assumes that you used the default installation directory structure. The exact appearance and the output lines might be different on your system. The important outcomes are that a device was found, that the device(s) match what is installed in your system, and that the test passed.

If a CUDA-capable device and the CUDA Driver are installed but deviceQuery reports that no CUDA capable devices are present, ensure the device and driver are properly installed.

Running the bandwidth Text program, located in the same directory as devicequery above, ensures that the system and the CUDA-capable device are able to communicate correctly.

The device name and the bandwidth numbers vary from system to system. The important items are the second line, which confirms a cuba device was found, and the second-to-last line, which confirms that all necessary tests passed.

If the texts do not pass, make sure you do have a CUDA-capable NVIDIA GPU on your system and make sure it is properly installed.

To see a graphical representation of what CUDA can do. run the sample Particles executable at

G:\Programdasa\Hwidel Gorporation\GUDE Samples\wz.s\bin\win64\Release

# APPENDIX B - SYSTEM SPECIFICATIONS

## Evidia Geforge 240E GPU

| Architecture | Maxwell       |
|--------------|---------------|
| Pipelines    | 384 - Unified |
| Core Speed   | 1029 NHZ      |
| Memory Speed | 2000 NHZ      |

| Memory Bus<br>Width | 64 bit                  |
|---------------------|-------------------------|
| Memory Type         | DDR3                    |
| Shared<br>Memory    | No                      |
| DirectX             | Directx ,<br>Shader 5.0 |

## Laptop Specifications

- · Model: Dell Inspiron 2542 Notebook
- Intel<sup>®</sup> Cope<sup>™</sup> **15-4210 CPU@** 1.70 CHz 1.70 CHz
- · RAM:4CB
- Operating System: Windows 8.1

## System Specifications

- CUDA GPU Computing Toolkit Version 6.5
- Microsoft Visual Studio Professional 2013

# APPENDIX C – COMPILATION AND EXECUTION OF A CUDA PROGRAM

When creating a new CUDA application, the Visual Studio project file must be configured to include CUDA build customizations. To accomplish this, click file-> New | Project... NVIDIA-> CUDA->, and then select a template for your CUDA Toolkit version. For example, selecting the "CUDA 7.5 Runtime" template will configure your project for use with the CUDA 7.5

Toolkit. The new project is technically a C++
project (.vexproj) that is preconfigured to use
NVIDIA's Build Customizations. All standard
capabilities of Visual Studio C++ projects will be
available.





After creating a .cu file and editing the file, it needs to be compiled. To accomplish this click on BUILD ->Build Solution. After successful build operation, click on DEBUC -> Start Without Debugging. The screenshots of the above two steps are given below.



